# mīts The people who design and manufacture Altair Computer Products. # Table of Contents | THEORY OF OPERATION | | |----------------------------|---| | SCHEMATICS | 1 | | ASSEMBLY PROCEDURE1 | | | MEMORY ADDRESS SELECTION 2 | | # PROM MEMORY CARD Copyright MITS, Inc., 1976 PRINTED IN U.S.A. # PROM MEM CARD # PARTS LIST JANUARY, 1976 | Ba | g 1 | | <u>Ba</u> | ı <u>g 5</u> | | |--------------------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------| | 1<br>1<br>1<br>1<br>2<br>2<br>1<br>1 | 7400<br>7404<br>7410<br>7473<br>DM 8131<br>DM 8836<br>8T97<br>74154<br>7805<br>79M08 | 101020<br>101022<br>101024<br>101027<br>101109<br>101110<br>101040<br>101035<br>101074<br>101111 | 1<br>1<br>1<br>1<br>1<br>1<br>2<br>8 | 6-32 x 3/8" Screw 4-40 x 3/8" Screw 6-32 Nut 4-40 Nut #6 Lock Washer #4 Lock Washer Heat Sink (large) 24 Pin Sockets | 100925<br>100908<br>100933<br>100932<br>100942<br>100941<br>101870 | | | | | <u>M</u> I | SC: | | | Bas | 2 2 | | 1 | 8800 PMC PC Board<br>Manual | 100183<br>101530 | | 2 | 22K ₹w 5% | 101933 | | | | | 4 | 10K ½w 5% | 101932 | | | | | 4 | 4.7K 2w 5% | 101930 | | | | | 4 | 1K 2w 5% | 101928 | | | | | 4 | 680 ½w 5% | 102099 | | | | | 4<br>6 | 470 ½w 5%<br>220 ½w 5% | 101927<br>101925 | | | | | | _ | 101925 | | | | | Bag | 3 | | | | | | 3 | 33 uf 16v | 100326 | | | | | 1 | 10 uf 25v | 100352 | | | | | 29 | .1 uf 12v | 100348 | | | | | 1 | .1 uf 50v | 100312 | | | | | 2 | .001 uf 16v | 100328 | | | | | 8 | 20 pf 1kv | 100334 | | | | | Bag | 4 | | | | | | 4 | EN2907 | 102804 | | | | | 4 | 2N4410 | 102806 | | | | | 10 | IN914 | 100705 | | | | | | | | | | | # Theory of Operation #### INTRODUCTION The 88-PMC is a Programmable Read Only Memory (PROM) card, capable of providing up to 2K bytes of PROM memory using either the 1702 or 1702A type PROMs (8 bits by 256 bytes per PROM). The card is designed with provisions for switching the ${\rm V}_{\rm GG}$ power supply to reduce unnecessary power consumption, and it may be set for 0 to 3 wait states to accommodate different speed devices. All of the logic on the card is standard 7400 series TTL, except ICs I, L & K. ICs I & L are quad 2-input NOR gates with high noise immunity hysteresis inputs. IC K is a 6-bit comparator with the B inputs being high noise immunity bus inputs, and the T inputs being standard TTL. There are four major functional blocks of circuitry on the PROM - A) The Address Decoding Circuit - B) The $V_{\text{GG}}$ Switching Circuits - C) The PROMs - D) The Wait Circuitry NOTE: References to integrated circuits shown on the schematic are made by letter to indicate the particular IC and by number to indicate a specific pin on the IC. For example "IC M-6" refers to pin number 6 on IC M. > Reference to a specific gate in an IC will be made by giving the letter of the IC followed by all of the pin numbers associated with that gate, the output pin being the last one. For example, the first NAND gate of IC M (7400) would be "IC M (1,2:3)". The schematic itself is drawn with input signals entering on the left and output signals exiting on the right. The boxed numbers beside the signals refer to the pin numbers on the 8800 bus. The following four sections describe the circuitry operation for the four major functional blocks of circuitry listed above. Refer to the schematics on pages $\mbox{8}$ & $\mbox{9}$ as necessary to follow the text. #### ADDRESS DECODING The 88-PMC decodes a 16 bit address in three phases as follows: - A) Decodes the 5 most significant address bits (Al5-All) to select a particular memory card. - B) Decodes the next 3 address bits (AlO-A8) to select a particular PROM on the board. - C) Decodes the 8 least significant address bits (A7-A0) to select a particular byte in the selected PROM. - A) The upper five address bits are decoded by IC K, a six bit comparator (DM8131) with the sixth bit not used. The address lines from the 8800 bus are tied to the B inputs of IC K. The T inputs may be patched to either ground (logic 0) or $V_{\rm CC}$ (logic 1) using the address patching jumpers I1 through I5 and All-Al5 & All-Al5. When the address lines A15-A11 on the B inputs become identical with the bit pattern patched on the T inputs, the output line from $IC\ K\ (K-9)\ will\ go$ active (low). This low signal is defined as Board Select (BS) and indicates that the particular card has been selected. B) The address bits AlO-A8 are decoded by IC J (74154), a 4 line to 16 line decoder wired for 3 line to 8 line decoding. The 8 output lines of the decoder (IC J) drive the Chip Select ( $\overline{\text{CSI-CS8}}$ ) lines of the eight PROMs (IC A-IC H). This is used to select a particular PROM on the card. The 8 lines are also used to drive the $V_{GG}$ switching circuits which will be discussed in the next section of this text. C) The 8 least significant address bits (A7-A0) go directly to each of the PROMs in parallel. The decoding here, to a given byte on the selected PROM, is done by the PROM itself. The final step in decoding is to enable the tri-state data drivers (IC W & IC V) which $\underline{\mathrm{dr}}$ ive the input data bus lines (DIO-DI7) to the processor. The $\overline{\mathrm{BS}}$ signal alone is not sufficient to enable the data drivers since it will be active if either the card is the one selected or if a coincident address input/output device has been selected. To insure that the card has actually been selected, the logical product of BS & SMEMR is used. SMEMR is the 8080 status signal which indicates the current machine cycle is a memory reference cycle and not an I/O cycle. The active low = enabling signal to the data drivers (V-1,W-1) is defined as GI. GI is generated by gating BS and SMEMR together at IC M (9,10:8). ### $V_{\mbox{GG}}$ SWITCHING Both the 1702 and 1702A PROMs have a power down option that can be used to reduce the amount of current drawn from the -9 volt power supply. This feature is implemented by switching the V $_{\rm GG}$ supply voltage to the PROMs between -9 volts for an "on" state to +5 volts for an "off" state. The current ( $_{\rm IDD}$ ) is reduced from 30-50 ma/PROM when in the on state to 5-10 ma/PROM when in the off state. This switching reduces the -9 volt current drain by as much as 80%. The $V_{\rm GG}$ switching circuitry is set up to drive the PROMs in pairs. This allows only one pair of PROMs on the card to be in the "on" state at any one time, except for a slight possible overlap during the transition from one pair to another. The switching is accomplished using a simple two transistor switch, or non-inverting level shifter, with associated components. There are four of these switching circuits on the card, each being identical. The first of these circuits, for PROMS A & B, is shown below reproduced with a slightly different component orientation from the schematic. The remaining three circuits are the same except for the particular PROMS they control. The input to the circuit is the "diode and" product of the first two chip select signals ( $\overline{CS1}$ & $\overline{CS2}$ ) generated by IC J. The output is tied to the $V_{GG}$ input on the first two PROMs (IC A-16 & IC B-16). When either $\overline{\text{CS1}}$ or $\overline{\text{CS2}}$ goes low (indicating either the first or second PROM has been selected), Q1 will turn on and cause Q2 to be turned on. When Q2 turns on, $V_{GG}$ (A & B) will be pulled to -9 volts, turning on PROMs A & B. Otherwise, $V_{GG}$ (A & B) will be held at +5 volts through resistor R3. The other three switching circuits control $V_{GG}$ for the remaining PROMs in the same manner. Typical turn-on time for the circuit is less than 30 nano-seconds. Typical turn-off time is roughly 3 micro-seconds, including the rise time. The turn-on time is fast enough that the overall access time is not affected. The turn-off time is slow enough to allow for momentary changes on address lines A8-A15 without completely turning off the PROM then in use. This might occur in such cases as an INP or OUT instruction being performed, or another board being momentarily addressed. #### PROMS The 88-PMC is designed for use with both 1702 and 1702A type PROMs. These two types of PROMs are interchangeable once they have been programmed. The PROMs themselves, however, are not an inherent part of the kit and must be purchased separately from MITS or supplied by the user. The PROM card can hold $\underline{up}$ to eight PROMs, each containing 256 bytes (8 bits per byte). IC A is the first 256 bytes, IC B the second 256, and so on through IC H. This allows a maximum of 2048 bytes of PROM memory per 88-PMC. The PROMs are connected to the rest of the card as follows. The lower 8 address lines are bussed to all of the PROMs in parallel. This allows access to any of the 256 bytes within each PROM. The 8 output data lines are also paralleled to the data bus drivers (IC V & IC W). The data output lines from the PROMs are tri-stated while the Chip Select (CS, pin 14) input to the PROMs are high. When the card is selected, IC J will select one of the 8 PROMs by pulling its CS line low. This will un-tri-state the output drivers for that particular PROM, allowing it to drive the data drivers. Pin 24 on the PROMs is tied to the -9 volt supply. Pin 16 on the PROMs is tied to the $\rm V_{GG}$ power supply switching circuits discussed previously. The remaining pins are tied to $\rm V_{CC}$ (+5 volts). More specific information on PROMs supplied by MITS will be supplied with the PROMs themselves. #### WAIT CIRCUITRY The wait circuitry provides for synchronization of the 8080 CPU with different speed PROMs. This is accomplished by allowing the card to insert from 0 to 3 wait states to each machine cycle in which it is accessed. In general, the following table will apply; where $T_{\mbox{AC}}$ is the total access time for the PROMs being used: | | $T_{AC} \le .5us$ | use | 0 | wait states | $(J6-\overline{QA} : J7-\overline{QB})$ | |---------|---------------------------------|-----|---|-------------|-----------------------------------------| | .5us < | $T_{AC} \stackrel{<}{\ } 1.0us$ | use | 1 | wait state | (J6-QA : J7-QB) | | 1.0us < | $T_{AC} \stackrel{<}{-} .15us$ | use | 2 | wait states | (J6-QA : J7-QB) | | 1.5us < | $T_{AC} \leq 2.0us$ | use | 3 | wait states | (J6-QA : J7-QB) | The wait circuitry consists of a ripple counter (IC T), an R-S flip-flop (1/2 of IC M) which controls the PRDY line, and the SET-RESET gating to the flip-flop. If the input signal on IC M-1 is <u>defined</u> to be <u>SET</u> and the input signal on IC M-5 is defined to be <u>RESET</u>, then the gating done by IC P generates the following logical functions: (Where • = logical AND & + = logical OR) SET = Q1 • PSYNC • BS Where: Q1 is the Phase 1 clock from the 8800 bus (#25), PSYNC is the machine cycle sync pulse from the 8800 bus (#76) and BS is the Board Select signal from IC K on the card. And: Rl = J6 • J7 • Ql Where J6 & J7 are the patching jumpers to the ripple counter. R2 = SMEMR Where SMEMR is the 8080 status signal indicating a memory reference cycle, input from the 8800 bus (#47). R3 = POC + PRESET Where POC is the Power-On-Clear signal input from the 8800 bus (#99) PRESET is the RESET signal input from the 8800 bus (#75). The following description refers to both the schematic and the Wait Circuit Timing Diagram, page 7. If the particular card has been selected, BS will be true and a SET pulse (coincident with but inverted from 01) will be transmitted to the R-S flip-flop (IC M-1). When the flip-flop sets, $\overline{Q}$ on IC M-6 will go low and Q on IC M-3 will go high, releasing the clear input to the ripple counter (IC T-2 & T-6). As soon as $\overline{\text{Gl}}$ goes active (low) enabling IC W, the $\overline{\text{Q}}$ output will be transmitted through IC W (14:13), causing PRDY to be pulled low. This causes the 8080 CPU to enter a series of wait states (.5us each) until PRDY is released. Since BS is true (high), clocking pulses are being supplied to the input of the ripple counter (IC T-1 : Clock= BS• $\emptyset$ 2); since the clear input has been released, the ripple counter will start to count. It will continue to count until, according to how J6 & J7 are patched, the gate IC P (9,10,11:8) transmits $\emptyset$ 1 as a RESET pulse to the flip-flop. When the flip-flop resets, PRDY is released and the counter is stopped by pulling the clear input low. | · | | <b>(</b> | |---|--|----------| | | | | 88-PMC # **ASSEMBLY** # **PROCEDURE** #### INTEGRATED CIRCUIT INSTALLATION To prepare ICs for installation: Referring to the component layout, remove the IC with the correct part number from its holder. If there are any bent pins, straighten them with a needle-nose pliers. Ensure that you choose the IC with the correct part number as you install each one. All ICs are damaged easily and should be handled carefully. Always try to hold the IC by the ends, touching the pins as little as possible. All ICs must be oriented so that the notched end is toward the end with the arrowhead printed on the board. Pin 1 of the IC should correspond with the pad marked with the arrowhead. If the IC does not have a notch on one end, refer to the IC Orientation Chart included with your manual for the identification of Pin 1. Install the ICs according to the following procedure: - After the IC is correctly oriented, start the pins on one side of the IC into their respective holes on the silk-screened side of the PC board. DO NOT PUSH THE PINS IN ALL THE WAY. If you have difficulty getting the pins into the holes, use the tip of a small screwdriver to guide them. - 2. Start the pins on the other side of the IC into their holes in the same manner. When all of the pins have been started, set the IC into place by gently rocking it back and forth until it rests as closely as possible to the board. After you are certain that the IC is perfectly straight and as close to the board as possible, tape it in place with a piece of masking tape. - Turn the board over and solder each pin to the foil pattern on the back side of the board. Be sure to solder EACH pin, and be careful not to leave any solder bridges. - Turn the board over again, and remove the piece of masking tape. Referring to the component layout and the illustration on this page, use the following procedure to install each socket. - Be certain that the socket pins are straight. If any of the pins are bent, <u>CARFFULLY</u> straighten them using needle-nose pliers. - Set the socket into place and secure it with a piece of masking tape. - Turn the board over and solder each pin to the foil pattern of the back of the board. Be sure that EACH pin is soldered, and be careful not to leave any solder bridges. - 4. Turn the board over again, and remove the masking tape. Install all 8 sockets in this manner. #### RESISTOR INSTALLATION There are 28 resistors to be installed on the 8800 PROM Board. NOTE: Resistors are color coded according to their value. The resistors in your kit will have four or possibly five bands of color. The fourth band in both cases will be gold or silver, indicating the tolerance. In the following instructions we will be concerned only with the three bands of color to one side of the gold or silver band. Be sure to match these three bands of color with those called for in the instructions as you install each resistor. Using needle-nose pliers, bend the leads of the following resistors at right angles to match their respective holes on the PC board. (see component layout) NOTE: All resistors on the PROM Board may be either 1/4 or 1/2 Watt unless noted otherwise. - () Install each resistor into the correct holes on the silk-screened side of the PC board. - Holding the resistor in place with one hand, turn the board over and bend the two leads slightly outward. - () Solder the leads to the foil pattern on the back side of the board; then clip off any excess lead lengths. Referring to the component layout, install the remaining resistors in the same manner. Be sure you have the correct color-coding for each one as you install them. NOTE: Save the component leads that you clip off for use later in the assembly procedure. #### CAFACITOR INSTALLATION There are 40 ceramic disk capacitors and 4 electrolytic capacitors to be installed on the 8800 PROM Board. Refer to the component layout and install the ceramic disk capacitors according to the following procedure. - Choose the capacitor with the correct value as called for in the instructions. Straighten the two leads as necessary and bend them to fit their respective holes on the PC board. - ( ) Insert the capacitor into the correct holes from the silk-screened side of the board. Push the capacitor down until the ceramic insulation almost touches the foil pattern. - Holding the capacitor in place, turn the board over and bend the two leads slightly outward. - () Solder the two leads to the foil pattern on the back side of the board; then clip off any excess lead lengths. Install all of the ceramic disk capacitors in this manner. Be sure that you have the correct value capacitor as you install each one. The four electrolytic capacitors for the PROM Board have polarity requirements which must be noted before installation. Those contained in your kit may have one or possibly two of three types of polarity markings. To determine the correct orientation, look for the following: (see drawing above right) One type will have plus (+) signs on the positive end; another will have a band or a groove around the positive side in addition to the plus signs. The third type will have an arrow on it; in the tip of the arrow there is a negative (-) sign and the capacitor must be oriented so the arrow points to the negative polarity side. Referring to the component layout, install the electrolytic capacitors on the board. - () Bend the two leads of the capacitor with the correct value at right angles to match their respective holes on the board. Insert the capacitor into the holes on the silk-screened side of the board. Be sure to align the positive polarity side with the "+" signs printed on the board. - Holding the capacitor in place, turn the board over and bend the two leads slightly outward. Solder the leads to the foil pattern and clip off any excess lead lengths. - Install the remaining electrolytic capacitors in the same manner. ### DIODE INSTALLATION There are ten 1N914 diodes to be installed on the 8800 PROM Board. NOTE: Diodes are marked with a band on one end indicating the cathode end. The diode must be oriented so that the end with the band is towards the band printed on the board when being installed. - () Referring to the component layout, bend the leads of diode Dl (1N914) at right angles to match the correct holes on the board. - ( ) Insert the diode into the correct holes from the silk-screened side of the board. Turn the board over and bend the two leads slightly outward. () Solder the leads to the foil pattern on the back side of the board; then clip off any excess lead lengths. Install the remaining 1N914 diodes in the same manner. Be sure that the band on the diode is aligned with the band printed on the board as you install them. Failure to orient these diodes correctly may result in permanent damage to your unit. NOTE: Save diode leads for later use. #### Diode Installation ( ) Dl through DlO are 1N914 # TRANSISTOR SUBSTITUTION 2N4410 (or EN4410) TRAN-SISTORS MAY BE SUBSTITUT-ED FOR CS4410 TRANSISTORS IN YOUR KIT. ALSO, PN2907 TRANSISTORS MAY BE SUBSTI-TUTED FOR EN2907 TRANSIS-TORS. BOTH OF THESE TRANSISTORS APPEAR AS SHOWN ON THE LEFT. NOTE THAT THE LEAD IN THE CENTER MUST BE SLIGHTLY BENT BEFORE BEING INSTALLED. 2N4410 = CS4410 (NPN) PN2907 = EN2907 (PNP) #### TRANSISTOR INSTALLATION There are 8 transistors to be installed on the 8800 PROM Board, 4 PN2907s (PNP) and 4 2N4410s (NPN). Read the following procedure carefully, and be sure you use the correct transistor in each position. Before installing transistors, note its shape and the position of its three leads. Transistors are semicircular with one flat edge. The three leads of the transistor, base (B), emitter (E), and collector (C) are positioned as in the following illustration. Note that when you are looking at the flat side of the transistor with the leads pointing downward, the emitter is to the left of the base or center lead and that the collector is to the right of the base lead. 2. The correct hole for the emitter is on the component layout. Orient the transistor so that the emitter aligns with the correct hole on the board. Bend the center lead slightly, toward the flat edge, so that it lines up with its hole on the board. - 3. Insert the transistor from the silk-screened side of the board, being careful that the base lead fits easily into its hole. The emitter and collector leads should fit into their respective holes without bending. None of the leads should cross over each other. - 4. Holding the transistor in place, turn the board over, and bend the three leads slightly outward. - Solder the leads to the foil pattern on the back side of the board. Clip off any excess lead lengths. Install transistors Q1 through Q8 (see component layout) according to the above procedure. ### Board Modification There are two sets of transistor pads to the right of resistor R21, just below the socket for IC C, which are not indicated on the silk-screen. The emitter and collector pads on **both** of these must be jumpered together. Using the diode leads saved earlier, refer to the drawing below and install these two jumpers. Transistor Installation ( ) Q1, Q3, Q5 & Q7 are EN2907 or PN2907 (PNP) () Q2, Q4, Q6 & Q8 are 2N4410 (MPN) THIS PAGE LEFT INTENTIONALLY BLANK ## VOLTAGE REGULATOR INSTALLATION There is one 7805 regulator and one 79M08 regulator to be installed on the 8800 Board. - () Set the 7805 (VR5) in place on the board and align the mounting holes. - Use a pencil to mark the point on each of the three leads where they line up with their respective holes on the board. - ( ) Use needle-nose pliers to bend each of the three leads at a right angle on the points where you made the pencil marks. NOTE: Use heat-sink grease when installing these components. Apply the grease to all surfaces which come in contact with each other. - ( ) Referring to the drawing, set the regulator and heat sink in place on the silk-screened side of the board. Secure them as shown, holding the regulator in place as you tighten the nut to keep from twisting the leads. - () Turn the board over and solder the three leads to the foil pattern on the back side of the board. Be sure not to leave any solder bridges. - ( ) Clip off any excess lead lengths. - ( ) Install the VR-2 in the same manner; except, there is a mica insulating washer and shoulder washer to be installed. Different hardware is also used. (see drawing on right) NOTE: This regulator must be entirely insulated from the board. If an ohmmeter is available, use it to be sure there is no short. NOTE: There are several component pads, both silk-screened and unsilk-screened, on this board which are not to be used. Do not do anything with these. Ignore any pads not referred to specifically in the instructions. ## ADDRESS PATCHING The card may be addressed anywhere from 0 to 63,488 (decimal) in 2K increments. The patching is accomplished using five jumper wires. These are to be connected between pads Il through I5 and pads All through Al5 (for 1) or $\overline{\text{Al}1}$ through $\overline{\text{Al}5}$ (for 0). Refer to the "MEMORY ADDRESS SELECTION" information for the correct procedure for patching a particular address. If this board is to be used with other memory boards, the beginning information on the patching procedure is critical. # WAIT STATE PATCHING The card may be patched for 0 to 3 wait states using jumpers from pads J6 and J7 to pads QA, $\overline{\rm QA}$ , QB, $\overline{\rm QB}$ . This should be done according to the following chart. | # WAIT<br>STATES | ратсн ј6 то | PATCH J7 TO | |------------------|-----------------|-------------| | 0 | $\overline{QA}$ | <u>QB</u> | | 1 | QA | QB | | 2 | $\overline{QA}$ | QB | | 3 | QA | QB | If 1702A's are being used, the card should be patched for 3 wait states. If 1702AL's are used, 1 wait state should be sufficient. If 1702's are used, consult the spec sheet for the particular 1702 that you have to determine how $V_{\rm GG}$ switching effects the overall access time. Refer to the Theory Of Operation page 5 for the correct patching. #### MEMORY ADDRESS SELECTION There are several hardwire connections to be made on the 8800 memory boards for selecting the <u>starting address</u> for each board. The starting address for each individual board is entirely optional within a few limitations. With only a single memory board in your system there is no problem, as long as the starting address selected in noted and taken into account when programming. When more than one memory board is in the system, the sequence of starting addresses becomes critical. This is especially true when combining IK and 4K boards in the same system. The important aspect in this case is to be sure that the individual blocks of memory on each board follow each other sequentially. There should be no gaps between the last address of one board and the starting address of the next. The best example of this situation would be a system containing a 1K board with only 256 words of static memory together with a full 4K dynamic memory board. As may be noted from the "MEMORY ADDRESS SELECTION CHART", the starting address of the 1K boards may be selected with minimum increments of 1024 words. For the 4K board the minimum increment is 4096 words. ${\color{blue} {\rm NOTE}}$ : Those addresses marked with an asterisk (\*) in the chart are the possible address selections for the 4K boards, Il & IO being dropped for this board. Any address listed may be selected for the lK boards. As may be seen from studying the chart, in the example above if the 1K board is placed at an address "before" the 4K board there will be a gap of 3840 words of memory between the boards. Even with the 1K board expanded to its full 1024 words, there would still be a gap of 3072 words of memory. In this example the 4K board address must be placed "before" the 1K board address in order to keep all possible addresses sequential. (i.e.--place the 4K board at octal address 0 and the 1K board at octal address 10 000) The same would hold true for two 1K boards, one fully expanded and the other with only 256 words of memory. The full board $\underline{\text{must}}$ be placed first and the second board $\underline{\text{must}}$ be placed so that $\overline{\text{it}}$ follows immediately in sequence. The chart below illustrates the address selection pads for both the 1K and the 4K memory boards. The "I" prefixed pads correspond to the "I" prefixed headings on the "MEMORY ADDRESS SELECTION CHART". The "A" prefixed pads correspond to the 1's and 0's on the "MEMORY ADDRESS SELECTION CHART" as indicated at the bottom of the chart below. The last number of the pad should always correspond in each connection. (i.e.--pad I5 must go to either Al5 or $\overline{\text{Al5}}$ , pad I1 must go to either Al1 or $\overline{\text{Al1}}$ ) PROM MEMORY CARD (88-PMC) The 2K PROM Board uses exactly the same addressing format as the 1K and 4K memory boards. The only difference is that five jumpers are used (II through I5), and the memory increments in 2K blocks. All of the information in this section applies to the PROM board just as with the other memory boards. The possible addresses for the PROM board are marked "†" on the MEMORY ADDRESS SELECTION CHART. # MEMORY ADDRESS SELECTION CHART | | | ADDRES: | S LINE | Ş | | ADDRESS SE | ELECTED | |----|----|---------|--------|----|-----|-----------------|---------------| | 15 | 14 | 13 | I2 | 11 | 10 | DECIMAL ADDRESS | OCTAL ADDRESS | | 0 | 0 | 0 | 0 | 0 | 0 | .0 | 0 * † | | 0 | 0 | 0 | 0 | 0 | 1 | 1,024 | 2 000 | | 0 | 0 | 0 | 0 | 1 | 0 | 2,048 | 4 000 † | | 0 | 0 | 0 | 0 | 1 | 1 | 3,072 | 6 000 | | 0 | 0 | 0 | 1 | 0 | 0 | 4,096 | 10 000 * † | | 0 | 0 | 0 | 1 | 0 | 1 . | 5,120 | 12 000 | | 0 | 0 | 0 | 1 | 1 | 0 | 6,144 | 14 000 † | | 0 | 0 | 0 | 1 | 1 | 1 | 7,168 | 16 000 | | 0 | 0 | 1 | 0 | 0 | 0 | 8,192 | 20 000 * † | | 0 | 0 | 1 | 0 | 0 | 1 | 9,216 | 22 000 | | 0 | 0 | 1 | 0 | 1 | 0 | 10,240 | 24 000 † | | 0 | 0 | 1 | 0 | 1 | 1 | 11,264 | 26 000 | | 0 | 0 | 1 | 1 | 0 | 0 | 12,288 | 30 000 * † | | 0 | 0 | ī | 1 | 0 | 1 | 13,312 | 32 000 | | 0 | 0 | 1 | 1 | 1 | 0 | 14,336 | 34 000 † | | 0 | 0 | 7 | 1 | 1 | 1 | 15,360 | 36 000 | | 0 | 1 | 0 | 0 | 0 | 0 | 16,384 | 40 000 * † | | 0 | 1 | 0 | 0 | 0 | 1 | 17,408 | 42 000 | | 0 | 1 | 0 | 0 | 1 | 0 | 18,432 | 44 000 † | | 0 | 1 | 0 | 0 | 1 | 1 | 19,456 | 46 000 | | 0 | 1. | 0 | 1 | 0 | 0 | 20,480 | 50 000 * † | | 0 | 1 | 0 | 1 | 0 | 1 | 21,504 | 52 000 | | | | | | | | | | | | / | | S LINES | | | ADDRESS S | ELECTED | | |----|----|----|---------|-----|----|-----------------|---------|---------| | 15 | 14 | 13 | 12 | ŢŢ. | 10 | DECIMAL ADDRESS | OCTAL | ADDRESS | | 0 | 1 | 0 | 1 | 1 | 0 | 22,528 | 54 | 000 † | | 0 | 1 | 0 | 1 | 1 | 1 | 23,552 | 56 | 000 | | 0 | 1 | 1 | 0 | 0 | 0 | 24,576 | 60 | 000 * † | | 0 | 1 | 1 | 0 | 0 | 1 | 25,600 | 62 | 000 | | 0 | 1 | 1 | 0 | 1 | 0 | 26,624 | 64 | 000 † | | 0 | 1 | 1 | 0 | 1 | 1 | 27,648 | 66 | 000 | | 0 | 1 | 1 | 1 | 0 | 0 | 28,672 | 70 | 000 * † | | 0 | 1 | 1 | 1 | 0 | 1 | 29,696 | 72 | 000 | | 0 | 1 | 1 | 1 | 1 | 0 | 30,720 | 74 | 000 † | | 0 | 1 | 1 | 1 | 1 | 1 | 31,744 | 76 | 000 | | 1 | 0 | 0 | 0 | 0 | 0 | 32,768 | 100 | 000 * † | | 1 | 0 | 0 | 0 | 0 | 1 | 33,792 | 102 | 000 | | 1 | 0 | 0 | 0 | 1 | 0 | 34,816 | 104 | 000 † | | 1 | 0 | 0 | 0 | 1 | 1 | 35,840 | 106 | 000 | | 1 | 0 | 0 | 1 | 0 | 0 | 36,864 | 110 | 000 * † | | 1 | 0 | 0 | 1 | 0 | 1 | 37,888 | 112 | 000 | | 1 | 0 | 0 | 1 | 1 | 0 | 38,912 | 114 | 000 † | | 1 | 0 | 0 | 1 | 1 | 1 | 39,936 | 116 | 000 | | 1 | 0 | 1 | 0 | 0 | 0 | 40,960 | 120 | 000 * † | | 1 | 0 | 1 | 0 | 0 | 1 | 41,984 | 122 | 000 | | 1 | 0 | 1 | 0 | 1 | 0 | 43,008 | 124 | 000 † | | 1 | 0 | 1 | 0 | 1 | 1 | 44,032 | 126 | 000 | | 1 | 0 | 1 | 1 | 0 | 0 | 45,056 | 130 | 000 * † | | 1 | 0 | 1 | 1 | 0 | 1 | 46,080 | 132 | 000 | | | | ADDRESS | | | | ADDRESS SE | LECTED | |----|----|---------|----|------------------|----|------------------------|------------------| | 15 | 14 | 13 | 12 | | 10 | DECIMAL ADDRESS | OCTAL ADDRESS | | 1 | 0 | 1 | 1 | 1 | 0 | 47,104 | 134 000 † | | 1 | 0 | 1 | 1 | 1 | 1 | 48,128 | 136 000 | | 1 | 1 | 0 | 0 | 0 | 0 | 49,152 | 140 000 * † | | 1 | 1 | 0 | 0 | 0 | 1 | 50,176 | 142 000 | | 1 | 1 | 0 | 0 | 1 | 0 | 51,200 | 144 000 † | | 1 | 1 | 0 | 0 | 1 | 1 | 52,224 | 146 000 | | 1 | 1 | 0 | 1 | 0 | 0 | 53,248 | 150 000 * † | | 1 | 1 | 0 | 1 | 0 | 1 | 54,272 | 152 000 | | 1 | 1 | 0 | 1 | 1 | 0 | 55,296 | <b>154</b> 000 † | | 1 | 1 | 0 | 1 | 1 | 1 | 56,320 | 156 000 | | 1 | 1 | 1 | 0 | 0 | 0 | 57,344 | 160 000 * † | | 1 | 1 | 1 | 0 | 0 | 1 | 58,368 | 162 000 | | 1 | 1 | 1 | 0 | 1 | 0 | 59,392 | 164 000 † | | 1 | 1 | 1 | 0 | 1 | 1 | 60,416 | 166 000 | | 1 | 1 | 1 | 1 | 0 | 0 | 61,440 | 170 000 * † | | 1 | 1 | 1 | 1 | 0 | 1 | 62,464 | 172 000 | | 1 | 1 | 1 | 1 | 1 | 0 | 63,488 | 174 000 † | | 1 | 1 | 1 | 1 | 1 | 1 | 64,512 | 176 000 | | | ł | | | tly Ad<br>cation | | ble <del></del> 65,535 | 177 777 | \*4K Dynamic Memory Board Selections <sup>†</sup> PROM MEMORY CARD SELECTIONS | | | | 4 | |--|--|--|---| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | - 19 | |---|---|------| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | : | | | | | | | | | | | | | | | | | | | | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | : | | | | | | | | | | | | | | | | | 4 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | i | 7 | | | | | | | | | | | | - 1 | | | ! | | | · | | | | | | - 5 | | | | 5.50 | | | | |